# **IN74HC595A**

# 8-Bit Serial-Input/Serial or Parallel-Output Shift Register with Latched 3-State Outputs High-Performance Silicon-Gate CMOS

The IN74HC595A is identical in pinout to the LS/ALS595. The device inputs are compatible with standard CMOS outputs; with pullup resistors, they are compatible with LS/ALSTTL outputs.

The IN74HC595A consists of an 8-bit shift register and an 8-bit D-type latch with three-state parallel outputs. The shift register accepts serial data and provides a serial output. The shift register also provides parallel data to the 8-bit latch. The shift register and latch have independent clock inputs. This device also has an asynchronous reset for the shift register.

- Outputs Directly Interface to CMOS, NMOS, and TTL
- Operating Voltage Range: 2.0 to 6.0 V
- Low Input Current: 1.0 μA
- High Noise Immunity Characteristic of CMOS Devices

### **LOGIC DIAGRAM**



PIN  $16 = V_{CC}$ PIN 8 = GND



### PIN ASSIGNMENT





### MAXIMUM RATINGS\*

| Symbol          | Parameter                                                                     | Value                        | Unit |
|-----------------|-------------------------------------------------------------------------------|------------------------------|------|
| V <sub>CC</sub> | DC Supply Voltage (Referenced to GND)                                         | -0.5 to +7.0                 | V    |
| $V_{IN}$        | DC Input Voltage (Referenced to GND)                                          | -1.5 to V <sub>CC</sub> +1.5 | V    |
| $V_{OUT}$       | DC Output Voltage (Referenced to GND)                                         | -0.5 to $V_{CC}$ +0.5        | V    |
| $I_{IN}$        | DC Input Current, per Pin                                                     | ±20                          | mA   |
| $I_{OUT}$       | DC Output Current, per Pin                                                    | ±35                          | mA   |
| $I_{CC}$        | DC Supply Current, V <sub>CC</sub> and GND Pins                               | ±75                          | mA   |
| $P_{D}$         | Power Dissipation in Still Air, Plastic DIP+<br>SOIC Package+                 | 750<br>500                   | mW   |
| Tstg            | Storage Temperature                                                           | -65 to +150                  | °C   |
| $T_{L}$         | Lead Temperature, 1 mm from Case for 10 Seconds (Plastic DIP or SOIC Package) | 260                          | °C   |

<sup>\*</sup>Maximum Ratings are those values beyond which damage to the device may occur. Functional operation should be restricted to the Recommended Operating Conditions.

SOIC Package: : - 7 mW/°C from 65° to 125°C

### RECOMMENDED OPERATING CONDITIONS

| Symbol                          | Parameter                                                                                                      | Min         | Max                | Unit |
|---------------------------------|----------------------------------------------------------------------------------------------------------------|-------------|--------------------|------|
| $V_{CC}$                        | DC Supply Voltage (Referenced to GND)                                                                          | 2.0         | 6.0                | V    |
| $V_{IN}, V_{OUT}$               | DC Input Voltage, Output Voltage (Referenced to GND)                                                           | 0           | $V_{CC}$           | V    |
| $T_A$                           | Operating Temperature, All Package Types                                                                       | -55         | +125               | °C   |
| t <sub>r</sub> , t <sub>f</sub> | Input Rise and Fall Time (Figure 1) $V_{CC} = 2.0 \text{ V}$ $V_{CC} = 4.5 \text{ V}$ $V_{CC} = 6.0 \text{ V}$ | 0<br>0<br>0 | 1000<br>500<br>400 | ns   |

This device contains protection circuitry to guard against damage due to high static voltages or electric fields. However, precautions must be taken to avoid applications of any voltage higher than maximum rated voltages to this high-impedance circuit. For proper operation,  $V_{IN}$  and  $V_{OUT}$  should be constrained to the range  $GND \leq (V_{IN} \text{ or } V_{OUT}) \leq V_{CC}$ .

Unused inputs must always be tied to an appropriate logic voltage level (e.g., either GND or  $V_{\text{CC}}$ ). Unused outputs must be left open.



<sup>+</sup>Derating - Plastic DIP: - 10 mW/°C from 65° to 125°C

## DC ELECTRICAL CHARACTERISTICS(Voltages Referenced to GND)

|                 |                                                                            |                                                                                                                                                             |                   | Guaranteed Limit     |                    |                    |      |
|-----------------|----------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------|----------------------|--------------------|--------------------|------|
| Symbol          | Parameter                                                                  | Test Conditions                                                                                                                                             | V                 | 25 °C<br>to<br>-55°C | ≤85<br>°C          | ≤125<br>°C         | Unit |
| V <sub>IH</sub> | Minimum High-Level<br>Input Voltage                                        | $V_{OUT}$ =0.1 V or $V_{CC}$ -0.1 V $I_{OUT}$ $\leq 20 \ \mu A$                                                                                             | 2.0<br>4.5<br>6.0 | 1.5<br>3.15<br>4.2   | 1.5<br>3.15<br>4.2 | 1.5<br>3.15<br>4.2 | V    |
| V <sub>IL</sub> | Maximum Low -<br>Level Input Voltage                                       | $V_{OUT}$ =0.1 V or $V_{CC}$ -0.1 V $I_{OUT}$ $\leq 20 \mu A$                                                                                               | 2.0<br>4.5<br>6.0 | 0.5<br>1.35<br>1.8   | 0.5<br>1.35<br>1.8 | 0.5<br>1.35<br>1.8 | V    |
| V <sub>OH</sub> | Minimum High-Level<br>Output Voltage, Q <sub>A</sub> -<br>Q <sub>H</sub>   | $V_{\rm IN} = V_{\rm IH} \text{ or } V_{\rm IL}$<br>$  I_{\rm OUT}   \le 20 \mu\text{A}$                                                                    | 2.0<br>4.5<br>6.0 | 1.9<br>4.4<br>5.9    | 1.9<br>4.4<br>5.9  | 1.9<br>4.4<br>5.9  | V    |
|                 |                                                                            | $V_{\rm IN} = V_{\rm IH}$ or $V_{\rm IL}$<br>$\mid I_{\rm OUT} \mid \le 6.0 \text{ mA}$<br>$\mid I_{\rm OUT} \mid \le 7.8 \text{ mA}$                       | 4.5<br>6.0        | 3.98<br>5.48         | 3.84<br>5.34       | 3.7<br>5.2         |      |
| V <sub>OL</sub> | Maximum Low-Level<br>Output Voltage, Q <sub>A</sub> -<br>Q <sub>H</sub>    | $V_{IN}=V_{IH} \text{ or } V_{IL}$ $\mid I_{OUT} \mid \leq 20 \ \mu A$                                                                                      | 2.0<br>4.5<br>6.0 | 0.1<br>0.1<br>0.1    | 0.1<br>0.1<br>0.1  | 0.1<br>0.1<br>0.1  | V    |
|                 |                                                                            | $V_{\text{IN}} = V_{\text{IH}} \text{ or } V_{\text{IL}}$<br>$\mid I_{\text{OUT}} \mid \le 6.0 \text{ mA}$<br>$\mid I_{\text{OUT}} \mid \le 7.8 \text{ mA}$ | 4.5<br>6.0        | 0.26<br>0.26         | 0.33<br>0.33       | 0.4<br>0.4         |      |
| V <sub>OH</sub> | Minimum High-Level<br>Output Voltage, SQ <sub>H</sub>                      | $V_{\rm IN} = V_{\rm IH} \text{ or } V_{\rm IL}$<br>$  I_{\rm OUT}   \le 20 \mu\text{A}$                                                                    | 2.0<br>4.5<br>6.0 | 1.9<br>4.4<br>5.9    | 1.9<br>4.4<br>5.9  | 1.9<br>4.4<br>5.9  | V    |
|                 |                                                                            | $V_{\rm IN} = V_{\rm IH}$ or $V_{\rm IL}$<br>$\mid I_{\rm OUT} \mid \le 4.0 \text{ mA}$<br>$\mid I_{\rm OUT} \mid \le 5.2 \text{ mA}$                       | 4.5<br>6.0        | 3.98<br>5.48         | 3.84<br>5.34       | 3.7<br>5.2         |      |
| V <sub>OL</sub> | Maximum Low-Level<br>Output Voltage, SQ <sub>H</sub>                       | $V_{\rm IN} = V_{\rm IH} \text{ or } V_{\rm IL}$<br>$\mid I_{\rm OUT} \mid \leq 20 \ \mu A$                                                                 | 2.0<br>4.5<br>6.0 | 0.1<br>0.1<br>0.1    | 0.1<br>0.1<br>0.1  | 0.1<br>0.1<br>0.1  | V    |
|                 |                                                                            | $V_{\rm IN} = V_{\rm IH}$ or $V_{\rm IL}$<br>$\mid I_{\rm OUT} \mid \le 4.0 \text{ mA}$<br>$\mid I_{\rm OUT} \mid \le 5.2 \text{ mA}$                       | 4.5<br>6.0        | 0.26<br>0.26         | 0.33<br>0.33       | 0.4<br>0.4         |      |
| $I_{IN}$        | Maximum Input<br>Leakage Current                                           | V <sub>IN</sub> =V <sub>CC</sub> or GND                                                                                                                     | 6.0               | ±0.1                 | ±1.0               | ±1.0               | μΑ   |
| I <sub>OZ</sub> | Maximum Three-<br>State Leakage<br>Current, Q <sub>A</sub> -Q <sub>H</sub> | Output in High-Impedance State $V_{IN} = V_{IL} \text{ or } V_{IH} $ $V_{IN} = V_{CC} \text{ or GND}$                                                       | 6.0               | ±0.5                 | ±5.0               | ±10                | μА   |
| $I_{CC}$        | Maximum Quiescent<br>Supply Current<br>(per Package)                       | $V_{IN}=V_{CC}$ or GND $I_{OUT}=0\mu A$                                                                                                                     | 6.0               | 4.0                  | 40                 | 160                | μА   |



# $\textbf{AC ELECTRICAL CHARACTERISTICS}(C_L = 50 pF, Input \ t_r = t_f = 6.0 \ ns)$

|                                     |                                                                                                                                     | V <sub>CC</sub> Guaranteed Limit |                      |                 |                 |      |
|-------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------|----------------------------------|----------------------|-----------------|-----------------|------|
| Symbol                              | Parameter                                                                                                                           | V                                | 25 °C<br>to<br>-55°C | ≤85<br>°C       | ≤125<br>°C      | Unit |
| $\mathbf{f}_{max}$                  | Minimum Clock Frequency (50% Duty Cycle) (Figures 1 and 7)                                                                          | 2.0<br>4.5<br>6.0                | 6.0<br>30<br>35      | 4.8<br>24<br>28 | 4.0<br>20<br>24 | MHz  |
| t <sub>PLH</sub> , t <sub>PHL</sub> | Maximum Propagation Delay, Shift Clock to SQ <sub>H</sub> (Figures 1 and 7)                                                         | 2.0<br>4.5<br>6.0                | 140<br>28<br>24      | 175<br>35<br>30 | 210<br>42<br>36 | ns   |
| t <sub>PHL</sub>                    | $\begin{array}{c} \text{Maximum Propagation Delay , Reset to } SQ_{H} \\ \text{(Figures 2 and 7)} \end{array}$                      | 2.0<br>4.5<br>6.0                | 145<br>29<br>25      | 180<br>36<br>31 | 220<br>44<br>38 | ns   |
| $t_{PLH}, t_{PHL}$                  | Maximum Propagation Delay , Latch Clock to $Q_A$ - $Q_H$ (Figures 3 and 7)                                                          | 2.0<br>4.5<br>6.0                | 140<br>28<br>24      | 175<br>35<br>30 | 210<br>42<br>36 | ns   |
| $t_{PLZ}, t_{PHZ}$                  | Maximum Propagation Delay , Output Enable to $Q_A$ - $Q_H$ (Figures 4 and 8)                                                        | 2.0<br>4.5<br>6.0                | 150<br>30<br>26      | 190<br>38<br>33 | 225<br>45<br>38 | ns   |
| t <sub>PZL</sub> , t <sub>PZH</sub> | Maximum Propagation Delay , Output Enable to $Q_A$ - $Q_H$ (Figures 4 and 8)                                                        | 2.0<br>4.5<br>6.0                | 135<br>27<br>23      | 170<br>34<br>29 | 205<br>41<br>35 | ns   |
| t <sub>TLH</sub> , t <sub>THL</sub> | $\begin{array}{c} \text{Maximum Output Transition Time, } Q_{\text{A}}\text{-}Q_{\text{H}} \\ \text{(Figures 3 and 7)} \end{array}$ | 2.0<br>4.5<br>6.0                | 60<br>12<br>10       | 75<br>15<br>13  | 90<br>18<br>15  | ns   |
| t <sub>TLH</sub> , t <sub>THL</sub> | Maximum Output Transition Time, SQ <sub>H</sub> (Figures 1 and 7)                                                                   | 2.0<br>4.5<br>6.0                | 75<br>15<br>13       | 95<br>19<br>16  | 110<br>22<br>19 | ns   |
| $C_{IN}$                            | Maximum Input Capacitance                                                                                                           | -                                | 10                   | 10              | 10              | pF   |
| C <sub>OUT</sub>                    | Maximum Three-State Output Capacitance (Output in High-Impedance State), Q <sub>A</sub> -Q <sub>H</sub>                             | -                                | 15                   | 15              | 15              | pF   |

|          | Power Dissipation Capacitance (Per Package)                                                       | Typical @25°C,V <sub>CC</sub> =5.0 V |    |
|----------|---------------------------------------------------------------------------------------------------|--------------------------------------|----|
| $C_{PD}$ | Used to determine the no-load dynamic power consumption: $P_D = C_{PD}V_{CC}^{2}f + I_{CC}V_{CC}$ | 300                                  | pF |



# **TIMING REQUIREMENTS**( $C_L$ =50pF,Input $t_r$ = $t_f$ =6.0 ns)

|                   |                                                                      | $V_{CC}$          | Guara              | Guaranteed Limit   |                    |      |
|-------------------|----------------------------------------------------------------------|-------------------|--------------------|--------------------|--------------------|------|
| Symbol            | Parameter                                                            | V                 | 25 °C to<br>-55°C  | ≤85°C              | ≤125°C             | Unit |
| t <sub>su</sub>   | Minimum Setup Time, Serial Data<br>Input A to Shift Clock (Figure 5) | 2.0<br>4.5<br>6.0 | 50<br>10<br>9      | 65<br>13<br>11     | 75<br>15<br>13     | ns   |
| $t_{\mathrm{su}}$ | Minimum Setup Time, Shift Clock to<br>Latch Clock (Figure 6)         | 2.0<br>4.5<br>6.0 | 75<br>15<br>13     | 95<br>19<br>16     | 110<br>22<br>19    | ns   |
| t <sub>h</sub>    | Minimum Hold Time, Shift Clock to<br>Serial Data Input A (Figure 5)  | 2.0<br>4.5<br>6.0 | 5<br>5<br>5        | 5<br>5<br>5        | 5<br>5<br>5        | ns   |
| t <sub>rec</sub>  | Minimum Recovery Time, Reset<br>Inactive to Shift Clock (Figure 2)   | 2.0<br>4.5<br>6.0 | 50<br>10<br>9      | 65<br>13<br>11     | 75<br>15<br>13     | ns   |
| t <sub>w</sub>    | Minimum Pulse Width, Reset (Figure 2)                                | 2.0<br>4.5<br>6.0 | 60<br>12<br>10     | 75<br>15<br>13     | 90<br>18<br>15     | ns   |
| t <sub>w</sub>    | Minimum Pulse Width, Shift Clock<br>(Figure 1)                       | 2.0<br>4.5<br>6.0 | 50<br>10<br>9      | 65<br>13<br>11     | 75<br>15<br>13     | ns   |
| t <sub>w</sub>    | Minimum Pulse Width, Latch Clock<br>(Figure 6)                       | 2.0<br>4.5<br>6.0 | 50<br>10<br>9      | 65<br>13<br>11     | 75<br>15<br>13     | ns   |
| $t_r, t_f$        | Maximum Input Rise and Fall Times (Figure 1)                         | 2.0<br>4.5<br>6.0 | 1000<br>500<br>400 | 1000<br>500<br>400 | 1000<br>500<br>400 | ns   |



### **FUNCTION TABLE**

|                                                    |       |                      | Inputs         | S              |                  | Resulting Function                                                                                    |                                  |                                     |                                                       |  |
|----------------------------------------------------|-------|----------------------|----------------|----------------|------------------|-------------------------------------------------------------------------------------------------------|----------------------------------|-------------------------------------|-------------------------------------------------------|--|
| Operation                                          | Reset | Serial<br>Input<br>A | Shift<br>Clock | Latch<br>Clock | Output<br>Enable | Shift<br>Register<br>Contents                                                                         | Latch<br>Register<br>Contents    | Serial<br>Output<br>SQ <sub>H</sub> | Parallel<br>Outputs<br>Q <sub>A</sub> -Q <sub>H</sub> |  |
| Reset shift register                               | L     | X                    | X              | L,H,           | L                | L                                                                                                     | U                                | L                                   | U                                                     |  |
| Shift data into shift register                     | Н     | D                    |                | L,H,           | L                | $D \stackrel{\blacktriangleright}{\succ} SR_A \\ SR_N \stackrel{\blacktriangleright}{\succ} SR_{N+1}$ | U                                | SR <sub>G</sub> →SR <sub>H</sub>    | U                                                     |  |
| Shift register remains unchanged                   | Н     | X                    | L,H,           | L,H,           | L                | U                                                                                                     | U                                | U                                   | U                                                     |  |
| Transfer shift register contents to latch register | Н     | X                    | L,H,           |                | L                | U                                                                                                     | SR <sub>N</sub> →LR <sub>N</sub> | U                                   | $SR_N$                                                |  |
| Latch register remains unchanged                   | X     | X                    | X              | L,H,           | L                | *                                                                                                     | U                                | *                                   | U                                                     |  |
| Enable parallel outputs                            | X     | X                    | X              | X              | L                | *                                                                                                     | **                               | *                                   | Enabled                                               |  |
| Force outputs into high-impedance state            | X     | X                    | X              | X              | Н                | *                                                                                                     | **                               | *                                   | Z                                                     |  |

SR = shift register contents

X = don't care

LR = latch register contents

Z = high impedance

D = data (L,H) logic level

\* = depends on Reset and Shift Clock inputs

U = remains unchanged

\*\* = depends on Latch Clock input

### PIN DESCRIPTIONS

### **INPUTS:**

**A** - Serial Data Input. The data on this pin is shifted into the 8-bit serial shift register.

### **CONTROL INPUTS:**

**Shift Clock** - Shift Register Clock Input. A low-to-high transition on this input causes the data at the Serial Input pin to be shifted into the 8-bit shift register.

**Reset** - Active-low, Asynchronous, Shift Register Reset Input. A low on this pin resets the shift register portion of this device only. The 8-bit latch is not affected.

**Latch Clock** - Storage Latch Clock Input. A low-to-high transition on this input latches the shift register data.

Output Enable - Active-Low Output Enable. A low on this input allows the data from the latches to be presented at the outputs. A high on this input forces the outputs  $(Q_A-Q_H)$  into the high-impedance state. The serial output is not affected by this control unit.

#### **OUTPUTS:**

 $Q_A$ - $Q_H$  - Noninverted, 3-state, latch outputs.

 $\mathbf{SQ_H}$  - Voninverted, Serial Data Output. This is the output of the eighth stage of the 8-bit shift register. This output does not have three-state capability.





Figure 1. Switching Waveforms



Figure 2. Switching Waveforms



Figure 3. Switching Waveforms



Figure 4. Switching Waveforms



Figure 5. Switching Waveforms



Figure 6. Switching Waveforms



Figure 7. Test Circuit

\*Includes all probe and jig capacitance.



\*Includes all probe and jig capacitance.

Figure 8. Test Circuit

## **TIMING DIAGRAM**



## **EXPANDED LOGIC DIAGRAM**

